Signal Integrity - Flight Time - Rising Edge
This document is no longer available beyond version 21. Information can now be found here: Flight Time - Rising Edge Rule for version 25
The features available depend on your Altium product access level. Compare features included in the various levels of Altium Designer Software Subscription and functionality delivered through applications provided by the Altium 365 platform.
If you don’t see a discussed feature in your software, contact Altium Sales to find out more.
Rule category: Signal Integrity
Rule classification: Unary
Summary Copy Link Copied
This rule specifies the maximum allowable flight time on signal rising edge. Flight time is the signal delay time introduced by the interconnect structure. It is calculated as the time it takes to drive the signal on the net to the threshold voltage (marking the transition from signal LOW to signal HIGH), less the time it would take to drive a reference load (connected directly to the output) to the threshold voltage.
Constraints Copy Link Copied
Default constraints for the Flight Time - Rising Edge rule.
- Maximum (seconds) - the value for the maximum permissible flight time on the rising edge of the signal.
How Duplicate Rule Contentions are Resolved Copy Link Copied
All rules are resolved by the priority setting. The system goes through the rules from highest to lowest priority and picks the first one whose scope expression matches the object(s) being checked.
Rule Application Copy Link Copied
Batch DRC and during Signal Integrity analysis.