Working with the Flight Time - Falling Edge Design Rule on a PCB in Altium NEXUS
Created: 三月 23, 2017 | Updated: 九月 26, 2019
| Applies to versions: 1.0, 1.1, 2.0, 2.1, 3.0, 3.1 and 3.2
您正在阅读的是 3.2. 版本。关于最新版本,请前往 Working with the Flight Time - Falling Edge Design Rule on a PCB in Altium NEXUS 阅读 4 版本
Rule category: Signal Integrity
Rule classification: Unary
Summary
This rule specifies the maximum allowable flight time on signal falling edge. Flight time is the signal delay time introduced by the interconnect structure. It is calculated as the time it takes for the signal on the net to fall to the threshold voltage (marking the transition from signal HIGH to signal LOW), less the time it would take for a reference load (connected directly to the output) to fall to the threshold voltage.
Constraints
- Maximum (seconds) - the value for the maximum permissible flight time on the falling edge of the signal.
How Duplicate Rule Contentions are Resolved
All rules are resolved by the priority setting. The system goes through the rules from highest to lowest priority and picks the first one whose scope expression matches the object(s) being checked.
Rule Application
Batch DRC and during Signal Integrity analysis.